#### 1. Features

- Write Protect Pin for Hardware Data Protection
  - Utilizes Different Array Protection Compared to the AT24C02B
- Low-voltage and Standard-voltage Operation
  - $-1.8 (V_{CC} = 1.8V \text{ to } 5.5V)$
- Internally Organized 256 x 8 (2K)
- Two-wire Serial Interface
- Schmitt Trigger, Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- 1 MHz (5V) and 400 kHz (1.8V, 2.5V, 2.7V) Clock Rate
- 8-byte Page
- Partial Page Writes Allowed
- Self-timed Write Cycle (5 ms Max)
- High Reliability
  - Endurance: One Million Write Cycles
  - Data Retention: 100 Years
- 8-lead PDIP, 8-lead JEDEC SOIC and 8-lead TSSOP Packages
- Die Sales: Wafer Form, Tape and Reel, and Bumped Wafers

### 2. Description

The AT24HC02B provides 2048 bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 256 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT24HC02B is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC and 8-lead TSSOP packages and is accessed via a two-wire serial interface. In addition, the entire family is available in 1.8V (1.8V to 5.5V) version.

**Table 2-1.** Pin Configuration

| Pin Name | Function           |
|----------|--------------------|
| A0-A2    | Address Inputs     |
| SDA      | Serial Data        |
| SCL      | Serial Clock Input |
| WP       | Write Protect      |





# Two-wire Serial EEPROM

2K (256 x 8)

AT24HC02B





## **Absolute Maximum Ratings\***

| Operating Temperature55°C to +125°C                    |
|--------------------------------------------------------|
| Storage Temperature65°C to +150°C                      |
| Voltage on Any Pin with Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage 6.25V                        |
| DC Output Current                                      |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 2-1. Block Diagram





## 4. Memory Organization

**AT24HC02B**, **2K SERIAL EEPROM**: The 2K is internally organized with 32 pages of 8 bytes each. Random word addressing requires an 8-bit data word address.

**Table 4-1.** Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_{AI} = 25^{\circ}C$ , f = 1.0 MHz,  $V_{CC} = +1.8V$ 

| Symbol           | Test Condition                                                             | Max | Units | Conditions     |
|------------------|----------------------------------------------------------------------------|-----|-------|----------------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)                                             | 8   | pF    | $V_{I/O} = 0V$ |
| C <sub>IN</sub>  | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | $V_{IN} = 0V$  |

Note: 1. This parameter is characterized and is not 100% tested.

Table 4-2. DC Characteristics

Applicable over recommended operating range from:  $T_{Al} = -40$ °C to +85°C,  $V_{CC} = +1.8$ V to +5.5V (unless otherwise noted)

| Symbol           | Parameter                               | Test Condition                                        | Min                   | Тур  | Max                   | Units |
|------------------|-----------------------------------------|-------------------------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>CC1</sub> | Supply Voltage                          |                                                       | 1.8                   |      | 5.5                   | V     |
| V <sub>CC2</sub> | Supply Voltage                          |                                                       | 2.5                   |      | 5.5                   | V     |
| V <sub>CC3</sub> | Supply Voltage                          |                                                       | 2.7                   |      | 5.5                   | V     |
| V <sub>CC4</sub> | Supply Voltage                          |                                                       | 4.5                   |      | 5.5                   | V     |
| I <sub>CC</sub>  | Supply Current V <sub>CC</sub> = 5.0V   | READ at 100 kHz                                       |                       | 0.4  | 1.0                   | mA    |
| I <sub>CC</sub>  | Supply Current V <sub>CC</sub> = 5.0V   | WRITE at 100 kHz                                      |                       | 2.0  | 3.0                   | mA    |
| I <sub>SB1</sub> | Standby Current V <sub>CC</sub> = 1.8V  | $V_{IN} = V_{CC}$ or $V_{SS}$                         |                       | 0.6  | 3.0                   | μΑ    |
| I <sub>SB2</sub> | Standby Current V <sub>CC</sub> = 2.5V  | $V_{IN} = V_{CC}$ or $V_{SS}$                         |                       | 1.4  | 4.0                   | μΑ    |
| I <sub>SB3</sub> | Standby Current V <sub>CC</sub> = 2.7V  | $V_{IN} = V_{CC}$ or $V_{SS}$                         |                       | 1.6  | 4.0                   | μΑ    |
| I <sub>SB4</sub> | Standby Current V <sub>CC</sub> = 5.0V  | $V_{IN} = V_{CC}$ or $V_{SS}$                         |                       | 8.0  | 18.0                  | μΑ    |
| ILI              | Input Leakage Current                   | $V_{IN} = V_{CC}$ or $V_{SS}$                         |                       | 0.10 | 3.0                   | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current                  | V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub> |                       | 0.05 | 3.0                   | μΑ    |
| V <sub>IL</sub>  | Input Low Level (1)                     |                                                       | -0.6                  |      | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Level (1)                    |                                                       | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL2</sub> | Output Low Level V <sub>CC</sub> = 3.0V | I <sub>OL</sub> = 2.1 mA                              |                       |      | 0.4                   | V     |
| V <sub>OL1</sub> | Output Low Level V <sub>CC</sub> = 1.8V | I <sub>OL</sub> = 0.15 mA                             |                       |      | 0.2                   | V     |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only and are not tested.

Table 4-3. AC Characteristics

Applicable over recommended operating range from  $T_{AI} = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ,  $V_{CC} = +1.8\text{V}$  to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted)

|                          |                                                               | 1.8, 2.5, 2.7 |     | 5.0-volt |              |       |  |
|--------------------------|---------------------------------------------------------------|---------------|-----|----------|--------------|-------|--|
| Symbol                   | Parameter                                                     | Min           | Max | Min      | Max          | Units |  |
| f <sub>SCL</sub>         | Clock Frequency, SCL                                          |               | 400 |          | 1000         | kHz   |  |
| t <sub>LOW</sub>         | Clock Pulse Width Low                                         | 1.2           |     | 0.4      |              | μs    |  |
| t <sub>HIGH</sub>        | Clock Pulse Width High                                        | 0.6           |     | 0.4      |              | μs    |  |
| t <sub>I</sub>           | Noise Suppression Time                                        |               | 50  |          | 40           | ns    |  |
| t <sub>AA</sub>          | Clock Low to Data Out Valid                                   | 0.1           | 0.9 | 0.05     | 0.55         | μs    |  |
| t <sub>BUF</sub>         | Time the bus must be free before a new transmission can start | 1.2           |     | 0.5      |              | μs    |  |
| t <sub>HD.STA</sub>      | Start Hold Time                                               | 0.6           |     | 0.25     |              | μs    |  |
| t <sub>SU.STA</sub>      | Start Setup Time                                              | 0.6           |     | 0.25     |              | μs    |  |
| t <sub>HD.DAT</sub>      | Data In Hold Time                                             | 0             |     | 0        |              | μs    |  |
| t <sub>SU.DAT</sub>      | Data In Setup Time                                            | 100           |     | 100      |              | ns    |  |
| t <sub>R</sub>           | Inputs Rise Time <sup>(1)</sup>                               |               | 0.3 |          | 0.3          | μs    |  |
| t <sub>F</sub>           | Inputs Fall Time <sup>(1)</sup>                               |               | 300 |          | 100          | ns    |  |
| t <sub>SU.STO</sub>      | Stop Setup Time                                               | 0.6           |     | .25      |              | μs    |  |
| t <sub>DH</sub>          | Data Out Hold Time                                            | 50            |     | 50       |              | ns    |  |
| t <sub>WR</sub>          | Write Cycle Time                                              |               | 5   |          | 5            | ms    |  |
| Endurance <sup>(1)</sup> | 5.0V, 25°C, Byte Mode                                         | 1 Million     |     |          | Write Cycles |       |  |

Note: 1. This parameter is ensured by characterization only.





## 9. AT24HC02B Ordering Information

| Ordering Code                                       | Voltage | Package  | Operation Range                           |
|-----------------------------------------------------|---------|----------|-------------------------------------------|
| AT24HC02B-PU (Bulk form only)                       | 1.8     | 8P3      |                                           |
| AT24HC02BN-SH-B <sup>(1)</sup> (NiPdAu Lead Finish) | 1.8     | 8S1      | Lead-free/Halogen-free/                   |
| AT24HC02BN-SH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8     | 8S1      | Industrial Temperature<br>(-40°C to 85°C) |
| AT24HC02B-TH-B <sup>(1)</sup> (NiPdAu Lead Finish)  | 1.8     | 8A2      | ( 10 0 10 00 0)                           |
| AT24HC02B-TH-T <sup>(2)</sup> (NiPdAu Lead Finish)  | 1.8     | 8A2      |                                           |
| AT24HC02B-W-11 <sup>(3)</sup>                       | 1.8     | Die Sale | Industrial Temperature<br>(-40°C to 85°C) |

Notes: 1. "-B" denotes bulk.

- 2. "-T" denotes tape and reel. SOIC = 4K per reel. TSSOP = 5K per reel.
- 3. Available in tape and reel and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial Interface Marketing.

|                                                                        | Package Type                                                      |  |  |  |
|------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|
| 8P3                                                                    | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)           |  |  |  |
| 8S1                                                                    | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) |  |  |  |
| 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) |                                                                   |  |  |  |
|                                                                        | Options                                                           |  |  |  |
| -1.8                                                                   | Low Voltage (1.8V to 5.5V)                                        |  |  |  |

# 11. Packaging Information

#### 11.1 **8P3 - PDIP**



Top View



**End View** 



#### **COMMON DIMENSIONS**

(Unit of Measure = inches)

| SYMBOL | MIN       | NOM   | MAX   | NOTE |
|--------|-----------|-------|-------|------|
| Α      | _         | _     | 0.210 | 2    |
| A2     | 0.115     | 0.130 | 0.195 |      |
| b      | 0.014     | 0.018 | 0.022 | 5    |
| b2     | 0.045     | 0.060 | 0.070 | 6    |
| b3     | 0.030     | 0.039 | 0.045 | 6    |
| С      | 0.008     | 0.010 | 0.014 |      |
| D      | 0.355     | 0.365 | 0.400 | 3    |
| D1     | 0.005     | _     | _     | 3    |
| Е      | 0.300     | 0.310 | 0.325 | 4    |
| E1     | 0.240     | 0.250 | 0.280 | 3    |
| е      |           |       |       |      |
| eA     | 0.300 BSC |       |       | 4    |
| L      | 0.115     | 0.130 | 0.150 | 2    |

Notes:

- This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA, for additional information.
  Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3.
- 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch.
- 4. E and eA measured with the leads constrained to be perpendicular to datum.
- 5. Pointed or rounded lead tips are preferred to ease insertion.
- 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).

|                                            | TITLE                                                              | DRAWING NO. | REV. | ı |
|--------------------------------------------|--------------------------------------------------------------------|-------------|------|---|
| 2325 Orchard Parkway<br>San Jose, CA 95131 | 8P3, 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) | 8P3         | В    |   |

